Produktspezifikationen
Produktbeschreibung
The LAN91C111I-NS is a 10/100 Non-PCI Ethernet single-chip MAC and PHY designed to facilitate the implementation of a third generation of Fast Ethernet connectivity solutions for embedded applications. For this third generation of products, flexibility and integration dominate the design requirements. It is a mixed signal analogue/digital device that implements the MAC and PHY portion of the CSMA/CD protocol at 10 and 100 Mbps. The design will also minimize data throughput constraints utilizing a 32, 16 or 8-bit bus Host interface in embedded applications. The total internal memory FIFO buffer size is 8 Kbytes, which is the total chip storage for transmit and receive operations. It is software compatible with the LAN9000 family of products. Memory management is handled using a patented optimized MMU (Memory Management Unit) architecture and a 32-bit wide internal data path.
- Fully supports full duplex switched Ethernet
- Supports burst data transfer 8kbyte Internal memory for receive and transmit FIFO buffers
- Enhanced power management
- Built-in transparent arbitration
- Flat MMU architecture with symmetric transmit and receive structures and queues
- Low power CMOS design
- MII management serial interface
- Adaptive equalizer
- Baseline wander correction
Technische Spezifikationen
MAC- & PHY-Ethernet-Controller
2.97V
QFP
Oberflächenmontage
85°C
Compute Module 3+ Series
No SVHC (17-Jan-2023)
IEEE 802.3, IEEE 802.3u
3.63V
128Pin(s)
-40°C
-
MSL 3 - 168 Stunden
Technische Dokumente (1)
Zugehörige Produkte
1 Produkt(e) gefunden
Gesetzgebung und Umweltschutz
Land, in dem der letzte Fertigungsprozeß ausgeführt wurde.Herkunftsland:United States
Land, in dem der letzte Fertigungsprozeß ausgeführt wurde.
RoHS
RoHS
Produkt-Konformitätszertifikat