Need more?
Quantity | Price (ex VAT) |
---|---|
5+ | €0.114 |
50+ | €0.0686 |
100+ | €0.0572 |
500+ | €0.0496 |
1500+ | €0.0457 |
Product Information
Product Overview
The 74LVC1G00GV is a single 2-input NAND Gate with input can be driven from either 3.3V or 5V devices. This feature allows the use of these devices in a mixed 3.3V and 5V environment. Schmitt-trigger action at all inputs makes the circuit tolerant for slower input rise and fall time. This device is fully specified for partial power-down applications using IOFF. The IOFF circuitry disables the output, preventing the damaging backflow current through the device when it is powered down.
- High noise immunity
- Complies with JEDEC standard - JESD8-7, JESD8-5 and JESD8-B/JESD36
- ±24mA Output drive (VCC = 3V)
- CMOS low power consumption
- Latch-up performance exceeds 250mA
- Direct interface with TTL levels
- Inputs accept voltages up to 5V
- ESD protection - HBM JESD22-A114F exceeds 2000V, MM JESD22-A115-A exceeds 200V
Applications
Industrial
Notes
Market demand for this product has caused an extension in leadtimes. Delivery dates may fluctuate. Product exempt from discounts.
Technical Specifications
NAND Gate
2Inputs
SC-74A
74LVC
5.5V
50mA
125°C
No SVHC (21-Jan-2025)
Single
5Pins
SC-74A
1.65V
Without Schmitt Trigger Input
-40°C
MSL 1 - Unlimited
Technical Docs (2)
Legislation and Environmental
Country in which last significant manufacturing process was carried outCountry of Origin:United States
Country in which last significant manufacturing process was carried out
RoHS
RoHS
Product Compliance Certificate